UCSC-CRL-94-41: AN ANALYSIS OF SHORTS IN CMOS STANDARD CELL CIRCUITS

10/01/1994 09:00 AM
Computer Engineering
In order to provide high levels of IC quality, we must be able to detect the presence of a very high percentage of the defects that may occur in circuits. Our long term goal is to address this problem by developing guidelines to design circuits to be more easily tested without requiring complex fault models or testing techniques. This paper is a first step towards this goal. This paper contains data on which shorting defects are most likely to occur in CMOS standard cell circuits and which are most likely to not be detected by standard testing methods.

UCSC-CRL-94-41

Error | Technical Reports

Error

The website encountered an unexpected error. Please try again later.